Modúl UMC Sync Tache 256KB (Taisce pléasctha Píblíne, CÓSTA)
Arna chur suas ag DeviceLog.com | Arna chur isteach SRAM | Postáilte ar 2013-01-05
2
Go leor príomhchláir, LAP pentium luath tacaithe, de ghnáth bhí sliseanna cuimhne taisce sioncronaithe mar thaisce L2 LAP. An modúl taisce sioncronaithe seo(CÓSTA; Taisce Ar Bata) is modúl cuimhne seachtrach é a úsáidtear mar thaisce breise L2 LAP. Uasmhéadaíonn sé feidhmíocht an phróiseálaí agus an próiseálaí ag fanacht le treoracha nó sonraí. L2 cache is used for operating closer to the theoretical limit of the microprocessor.
‘Pipelining’ suggests that the transfers after the first transfer happen before the first transfer has arrived at the processor. ‘Pipleline burst cache’ was developed as an alternative to asynchronous cache and synchronous burst cache.
- Ainm Táirge : Modúl UMC Sync Tache 256KB (Version : 1.8)
- Uimhir Pháirt : LM 2MV 94V-0
- Monaróir : UMC
- Tír déantúsaíochta : Taiwan
- Tóg Bliain/Seachtain : 1996/39
- Cumas Sonraí : 256KB
- Pin count : 80pins
- Gnéithe : CÓSTA(Taisce Ar Bata), Taisce pléasctha Píblíne, additional L2 Cache, SRAM
- Voltas : 3.3V
- Comhdhéanamh sliseanna : [UM61(L)3232AF-7 9641S MM4X52] ✕ 2 + [UM61(m)256s-15 9549D RB1121] ✕ 1
You forgot the most common colloquial term for these: COAST (Taisce Ar Bata) :p
I just know the term, CÓSTA(Taisce Ar Bata).
Thank you for your kind comment.